# USAF ACADEMY DEPARTMENT OF ELECTRICAL AND COMPUTER ENGINEERING

# ECE 321 Electronics I Fall 2016 Graded Review #2

#### ACADEMIC TESTING MATERIAL

**ACADEMIC SECURITY**: This examination is not released from academic security until <u>1630 on Tuesday</u>, <u>8 Nov 2016</u>. Until this time, you may not discuss the examination contents or the course material with anyone other than your instructor.

**INTEGRITY**: Your honor is extremely important. This academic security policy is designed to help you succeed in meeting academic requirements while practicing the honorable behavior our country rightfully demands of its military. Do not compromise your integrity by violating academic security or by taking unfair advantage of your classmates.

AUTHORIZED RESOURCES: One 8 ½" x 11" sheet of paper with writing on both sides; any calculator.

- > You have 90 minutes.
- > Box your final answer where appropriate.
- > Show all work to qualify for partial credit.
- > Organize your work. Your instructor must be able to follow your solution process.
- > Use engineering notation with three significant figures.

| PROBLEM                        | VALUE | EARNED |
|--------------------------------|-------|--------|
| 1 Knowledge/Comprehension      | 40    |        |
| 2<br>Comprehension/Application | 40    |        |
| 3<br>Analysis                  | 40    |        |
| 4<br>Analysis                  | 40    |        |
| 5<br>Design                    | 40    |        |
| Total                          | 200   |        |

| NAME_ | Solution | SECTION |  |
|-------|----------|---------|--|

# Multiple Choice General Knowledge

- 1. (40 points 8 points each)
- 1.1 A pMOS transistor ( $V_t = -2.7 \text{ V}$ ) is biased with  $V_{GS} = -4.1 \text{ V}$  and  $V_{DS} = -10.0 \text{ V}$  is in
  - a) cutoff
  - b) triode
  - (c) saturation
  - d) active
  - e) none of the above
- 1/65/> 1/4/ and //65- 1/4/</105/
- 1.2 An nMOS transistor ( $V_t = 2 \text{ V}$ ) biased with  $V_{GS} = 3.5 \text{ V}$  and  $V_{DS} = 1.5 \text{ V}$  is
  - a) at the boundary between cutoff and saturation regions
  - (b) at the boundary between triode and saturation regions
    - c) at the boundary between cutoff and triode regions
  - d) correctly biased as an amplifier, in the middle of the saturation region
  - e) biased in triode region, far from saturation
- 1.3 A high input resistance, low output resistance, and a voltage gain slightly less than 1 best describes a
  - a) common gate amplifier.
  - (b) common drain amplifier
  - c) common source amplifier
  - d) common collector amplifier
  - e) none of the above
- 1.4 You couple a 100 kHz signal to your common-source amplifier with input resistance  $R_{\rm in}$  = 1 M $\Omega$ . An appropriately sized coupling capacitor ( $|Z_c| \ll R_{in}$ ) is

  - (b) 50 pF (50.0·10·12 F) c) 1.5 fF (1.59·10·15 F)

    - d) 10 fF (10.0·10-15 F)
    - e) none of the above

- Zc 1.5pf = 1.06 M SZ too big
- 1.5 The small signal approximation below ensures mostly linear operation in saturation. Hint: from the saturation equation, the small signal can be expressed as  $i_d = k(V_{\rm OV})v_{\rm gs} + \frac{1}{2}kv_{\rm gs}^2$ 
  - a)  $v_{\rm gs} \ll \frac{1}{2} V_{\rm OV}$
  - b)  $v_{\rm gs} \ll V_{\rm OV}$
  - (c)  $v_{gs} \ll 2V_{OV}$
  - d)  $v_{\rm gs} \ll 4V_{\rm OV}$
  - e) none of the above
- $g_m = \frac{\partial id}{\partial v_{gs}} = K V_{oV} + K N_{gs} \approx K V_{oV}$   $K V_{oV} N_{gs} \gg \frac{1}{2} K N_{gs} \Rightarrow N_{gs} \ll 2 V_{oV}$

VGS > V4 VGS - V4 = VDS

# **MOSFET Descriptors - Short Answer**

- 2. (40 pts 10 points each)
- 2.1 The transconductance parameter, k, is given by  $\mu C_{ox}\left(\frac{w}{L}\right)$ . Choose the width of the **pMOS**,  $W_p$ , given a width  $W_n$  for the nMOS, to achieve the same drain current if the electron and hole mobilities,  $\mu_n$  and  $\mu_p$ , are 1000 and 400 cm<sup>2</sup>/V-s respectively. Assume the same L,  $C_{ox}$ , and  $|V_t|$  for each. Your answer should be in terms of  $W_n$ .

$$\mu_n \operatorname{Cox} \left(\frac{\omega}{L}\right)_n = \mu_p \operatorname{Cox} \left(\frac{\omega}{L}\right)_p \Rightarrow 1000 \ W_n = 400 \ W_p$$

$$W_p = 2.5 \ W_n$$

2.2 The oxide capacitance  $C_{ox}$  describes the capacitance per unit area between the gate and the semiconductor body in the MOS structure. Knowing that  $C = \frac{\Delta Q}{\Delta V}$  describes the change in charge Q due to a change in voltage V, **describe why** increasing capacitance increases drain current in the MOSFET. **Hint**: think about carriers and charge in the channel.

DQ = CDV =) There fore increasing C increases

charge (concentration) for the same voltage.

As charge concentration increases current increases

(for same electric field).

2.3 The transconductance gain,  $g_m$ , is defined as  $g_m = \frac{\partial I_D}{\partial V_{GS}}\Big|_{V_{DS}}$ . Using the family of curves below **conceptually describe** the meaning of  $g_m$ .



gm describes how current changes as vgs changes (and vos is held constant)

To evaluate gm at a point start with vgs and id at some

values say  $v_{DS}=2.5V$  and  $v_{GS}=2.75V \Rightarrow i_D=42 \text{ mA}$ .

Increasing  $v_{GS}$  to  $v_{GS}=3.0V$  gives  $v_{GS}=82\text{ mA}$ . Decreasing  $v_{GS}=82\text{ mA}$ .  $v_{GS}=42\text{ mA}$ .

2.4 The figures below show a "resistively loaded inverter" and a "CMOS inverter". Circle the "CMOS inverter".  $V_{DD}$  = 2.5 V;  $R_d$  = 48 k $\Omega$ ; for both types of transistors,  $r_{ds} \cong 2$  k $\Omega$  when  $|V_{GS}| = V_{DD}$  and  $V_{DS} \leq 0.5$  V. Calculate static power dissipation for each type inverter when the output is low, and, when the output is high. Contrast static power dissipation  $P_D$  for the two inverters.



| Power Dissipation               |                |      |  |
|---------------------------------|----------------|------|--|
|                                 | Resistive Load | CMOS |  |
| $V_0 = V_{OL}$                  | 125 MW         | 0    |  |
| V <sub>O</sub> =V <sub>OH</sub> | 0              | 0    |  |

For CMOS ID=0 under both conditions => Pstatic = OW

For restative load IsO when AMOS is Off on  $V_0 = V_{OH}$ , But when nMOS is on  $V_0 = V_{OH}$ , But when nMOS is on  $V_{OS} = 2 KS2 \Rightarrow I_D = \frac{V_{DD}}{49K+2K} = \frac{2.5}{50K} = 50\mu A$   $P_0 = V_{DO} I_D = 2.5 V. 50\mu A = 125 \mu W$ 

Resistive load has no static power dissipation Resistive load has no static power 1/2 of the time but 125 µW when Vo = Vol. Assuming inverters have Vo = Vol 1/2 of the time. The average power dissipation of resistively loaded inverters in 625 µW each.

### **MOSFET Physics - Analysis**

- 3. (40 pts) The figure below shows **energy band diagrams** on the left for an MOS and concept of a different **channel types** that form under the oxide on the right.
  - 3.1. (15 pts, 5 each) Match the **energy band diagram** (letter) with **channel type** (#) of the MOS structure using the spaces provided. Positive symbols (+) indicate holes while negative (-) indicate electrons. Use the labeled spaces in the diagrams to match them.
  - 3.2. (9 pts, 3 each) In each circle whether the energy band diagram shows accumulation, depletion, or inversion.

 $V_t > 0$ 

- 3.3. (6 pts, 2 each) In each indicate the type (n or p) for the drain and source regions.
- 3.4. (6 pts, 2 each) In each indicate the type (n or p) for the body.
- 3.5. (4 pts) Circle the polarity of the **threshold voltage** for this structure.





#### MOSFET Amplifier Analysis - Large and Small Signal

4. (40 pts) The nMOSFET below uses a classical, four-resistor biasing. The transistor has the following parameters: k= 20.0 mA/V²,  $\lambda$  = 0.01 V-¹,  $V_t$  = 1.0 V. Answer the following questions.



4.1 (10 pts) Draw the large signal model circuit.



4.2 (10 pts) Find the bias point, i.e. find  $V_G$ ,  $V_S$ ,  $V_D$ , and  $I_D$ . Ignore the effect of  $\lambda$ . Circle if the transistor is 1) on and 2) in saturation. Workspace continued on next page.

Table Stor is 1) of and 2) in saturation. Workspace continued of next page.

$$T_{D} = \frac{1}{2} k \left( V_{G} - V_{S} - V_{L} \right)^{2} \qquad V_{S} = T_{D}R_{S} \qquad V_{G} = 3V$$

$$T_{D} = \frac{1}{2} 20 \left( 3 - 1 - T_{D} \cdot 1 \right)^{2} \qquad 2.5 \text{ results in } V_{GS} < V_{L}$$

$$T_{D} = \frac{1}{2} 20 \left( 3 - 1 - T_{D} \cdot 1 \right)^{2} \qquad 2.5 \text{ results in } V_{GS} < V_{L}$$

$$T_{D} = 1.6 \text{ mA}$$

$$V_{D} = 10 - (2)(1.6) = 6.8V$$

$$V_{S} = 1.1.6 = 1.6V \qquad V_{GS} > V_{L} = 20V$$

$$V_{S} = 1.1.6 = 1.4V \qquad V_{CS} - V_{L} = 0.4V < V_{DS}$$

$$V_{D} = 2.05 \pm \sqrt{2.05^{2} - 4} \qquad V_{D} = 6.8 - 1.6V = 5.2V \qquad \Rightarrow 5 \text{ act}$$

$$= 2.5, 1.6 \text{ mA} \qquad Circle: On Off \qquad Mode: Cutoff (Saturation) Triode$$

4.3 (10 pts) Draw the small signal model circuit; use either the hybrid- $\pi$  or T-model. Include  $r_0$ . Label all components; label any dependent sources; label the control variable for any dependent sources; label any branches with zero current; label the following voltages:  $v_{sig}$ ,  $v_i$ ,  $v_{gs}$ , and  $v_o$ . Do not develop, nor numerically solve, for any small signal parameters.



- 4.4 (5 pts) You test the amplifier and generate the signals below on your oscilloscope.
  - Approximate the small signal gain  $A_v$  and input resistance  $R_i$ .  $A_v = \frac{v_0}{v_i} = -\frac{42 \, \text{mV}}{25 \, \text{mV}} = -1.68 \, \text{V/V} \qquad R_{in} = \frac{v_{in}}{i_{in}} = \frac{25 \, \text{mV}}{120 \, \text{nA}} = 208 \, \text{KSZ}$
  - Is this amplifier inverting or noninverting?



4.5 (5 pts) What could you do to increase the magnitude of the gain of the amplifier to 8 V/V, without changing the Q-point? Draw a schematic showing component values with your proposed

without changing the Q-point? Draw a schematic showing component values with your proposed change.

The easiest thing would be to bypass part of Rs

The easiest thing would be to bypass part of Rs

$$\frac{Ro}{1+Rs} = \frac{|Av|}{2} \frac{2k}{1+|K|} = \frac{1.68}{1.68} \frac{2k}{4m} = \frac{1}{4} + \frac{1}{4} \times \frac{1}{4} = \frac{1}{4} \times \frac{1}{4} \times \frac{1}{4} \times \frac{1}{4} = \frac{1}{4} \times \frac{1}{4} \times \frac{1}{4} \times \frac{1}{4} \times \frac{1}{4} = \frac{1}{4} \times \frac{1}{4} \times$$

ECE 321 Fall 2016 G

# **MOSFET Amplifier Design**

5 (40 pts) You designed the amplifier below ( $V_t$ =1 V, k=25 mA/V²,  $\lambda$ =0) and obtained the output signal shown. You don't know why the signal is distorted ("clipping") and decide to plot the load-line, labeled #1. You plot to additional load-lines, 2 and 3.





5.1 (10 pts) Write a general expression for the load -line. In other words, express  $I_D$  as a function of  $V_{DD}$ ,  $V_{DS}$ ,  $R_D$ , and  $R_S$ .

$$I_D = \frac{V_{DO} - V_{as}}{R_D + R_S}$$

5.2 (5 pts) Determine a numerical value for the slope of the original load-line.

5.3. (15 pts) Assume you found the original load-line slope to be -4 mA/V. The slope of load-line #2 is one fifth (1/5) the slope of load-line #1. If you want to keep **the same**  $I_D$ , determine new values for  $R_D$  and  $R_S$ . Hint: You still are using the same  $V_{GS}$  curve and  $V_G$  has not changed.

=> 
$$R_0 + R_s' = 5(R_0 + R_s) = 5.4250 = 1250\Omega$$
  
to keep In the same  $V_G$  the same =>  $V_s$  the same  
= $R_s$  unchanged so  $R_D = 1200\Omega$   $R_s = 50\Omega$ 

5.4. (10 pts) Would you choose Load Line #2 or #3? Why?

The change above puts you on load-line #2.

This at the intersection with Vos curve.

This is a good Q-point, enough leg room and head room.

Load Line 3 is too close to triode

\( \geq \text{no leg room} \)

Use load line #2.